Integ Trans Syste 27634 pair #381740086

loading
details
property value
status complete
benchmark java_DivMinus2.c.t2.smt2
ran by Akihisa Yamada
cpu timeout 1200 seconds
wallclock timeout 300 seconds
memory limit 137438953472 bytes
execution host n054.star.cs.uiowa.edu
space From_T2
run statistics
property value
solver Ctrl
configuration Transition
runtime (wallclock) 247.35164094 seconds
cpu usage 261.895197088
max memory 5.414912E7
stage attributes
key value
output-size 38013
starexec-result MAYBE
loading output popout

output may be truncated. 'popout' for the full output.

loading job log

	
				popout
			
actions all output return to Integ Trans Syste 27634