NO Solver Timeout: 4 Global Timeout: 60 No parsing errors! Init Location: 0 Transitions: undef16, a33^0 -> 1, got_SIGHUP^0 -> 0, ret_XLogArchivingActive44^0 -> undef23, tmp2^0 -> undef26, tt1^0 -> (0 + undef26)}> 1}> 0, curtime^0 -> (0 + undef129), ret_time1010^0 -> undef129, tmp99^0 -> undef133}> 0, last_copy_time^0 -> (0 + undef160), ret_time77^0 -> undef160, tmp66^0 -> undef162, wakend^0 -> 0}> undef231, wakend^0 -> 1}> Fresh variables: undef16, undef23, undef26, undef129, undef133, undef160, undef162, undef231, undef241, Undef variables: undef16, undef23, undef26, undef129, undef133, undef160, undef162, undef231, undef241, Abstraction variables: Exit nodes: Accepting locations: Asserts: Preprocessed LLVMGraph Init Location: 0 Transitions: (0 + undef160)}> (0 + undef160)}> (0 + undef160)}> (0 + undef160)}> Fresh variables: undef16, undef23, undef26, undef129, undef133, undef160, undef162, undef231, undef241, Undef variables: undef16, undef23, undef26, undef129, undef133, undef160, undef162, undef231, undef241, Abstraction variables: Exit nodes: Accepting locations: Asserts: ************************************************************* ******************************************************************************************* *********************** WORKING TRANSITION SYSTEM (DAG) *********************** ******************************************************************************************* Init Location: 0 Graph 0: Transitions: Variables: Graph 1: Transitions: Variables: Precedence: Graph 0 Graph 1 undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> Map Locations to Subgraph: ( 0 , 0 ) ( 7 , 1 ) ******************************************************************************************* ******************************** CHECKING ASSERTIONS ******************************** ******************************************************************************************* Proving termination of subgraph 0 Proving termination of subgraph 1 Checking unfeasibility... Time used: 0.002498 > No variable changes in termination graph. Checking conditional unfeasibility... Termination failed. Trying to show unreachability... Proving unreachability of entry: undef160, rest remain the same}> LOG: CALL check - Post:1 <= 0 - Process 1 * Exit transition: undef160, rest remain the same}> * Postcondition : 1 <= 0 LOG: CALL solveLinear LOG: RETURN solveLinear - Elapsed time: 0.000711s > Postcondition is not implied! LOG: RETURN check - Elapsed time: 0.000835s Cannot prove unreachability Proving non-termination of subgraph 1 Transitions: Variables: Checking conditional non-termination of SCC {l7}... > No exit transition to close. Calling reachability with... Transition: Conditions: Transition: Conditions: Transition: Conditions: Transition: Conditions: Transition: Conditions: OPEN EXITS: --- Reachability graph --- > Graph without transitions. Calling reachability with... Transition: undef160, rest remain the same}> Conditions: Transition: undef160, rest remain the same}> Conditions: Transition: undef160, rest remain the same}> Conditions: Transition: undef160, rest remain the same}> Conditions: Transition: Conditions: Transition: undef160, rest remain the same}> Conditions: Transition: undef160, rest remain the same}> Conditions: Transition: undef160, rest remain the same}> Conditions: Transition: undef160, rest remain the same}> Conditions: Transition: Conditions: Transition: undef160, rest remain the same}> Conditions: Transition: undef160, rest remain the same}> Conditions: Transition: undef160, rest remain the same}> Conditions: Transition: undef160, rest remain the same}> Conditions: Transition: Conditions: Transition: undef160, rest remain the same}> Conditions: Transition: undef160, rest remain the same}> Conditions: Transition: undef160, rest remain the same}> Conditions: Transition: undef160, rest remain the same}> Conditions: Transition: Conditions: Transition: undef160, rest remain the same}> Conditions: Transition: undef160, rest remain the same}> Conditions: Transition: undef160, rest remain the same}> Conditions: Transition: undef160, rest remain the same}> Conditions: Transition: Conditions: OPEN EXITS: undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> undef160, rest remain the same}> > Conditions are reachable! Program does NOT terminate